Home
|
C-DAC
|
Contact Us
Registration Open for M.Tech 2023
PhD Admissions 2023
Toggle navigation
About Us
Overview
Recognition & Approval
Departmental Activities
Photo Gallery
Holiday List
Contact Information
Administration
Director
Rules & guidelines
Notice
Academics
Academic Overview
Programmes
M.Tech – Artificial Intelligence (AI)
M.Tech – Cyber Security (CS)
M.Tech - VLSI Design
M.Tech - Embedded Systems (ES)
Academic Calendar
Syllabus
Fee Structure
Admissions
Procedure
Eligibility Criteria
Admission Helpline
People
Faculty
Head of Department
List of Faculty
Staff
Research & Consultancy
Publications
Sponsored Projects
Student Projects
Facilities
Library
Laboratories
Hostels
Placement Cell
PO's Message
Placement at ACSD
Placement Brochure
Contact PO
Student Corner
Anti Ragging
Alumni
Sports
Student Counselling
Exam Date Sheet
Exam Results
Time Table
Home
People
Faculty
Dr Vemu Sulochana
Dr Vemu Sulochana
Project Engineer-II
Contact Information
Tel: +91-172-6619082
Email ID: vemus[at]cdac.in
Aadhaar: 283764339541
Educational Background
2015-2019: PhD in ECE (Panjab University Chandigarh India )
2007-2009: M.Tech in VLSI Design & Automation Techniques (National Institute of Technology, Hamirpur, H.P, India)
2000-2004: B.Tech in ECE (JNTU, Kakinada, A.P, India )
Positions Held
2011 to date : Project Engineer-II IN C-DAC, Moahli, India
2009 - 2011: Asst. Professor, Chitakara University, Baddi, H.P, India
2006-2007: Training Coordinator in CSS, Moahli, India
2004-2006: Asst. Professor in GIET, Rajahmundry, A.P, India
Research Interest
Low Power VLSI Circuit Design
Nanoscale Interconnect Design & CNT Based Applications
Regular standard cell library design
Semiconductor Device Modeling
Processor Architecture Design
Current Academic Activities
Teaching the following M.Tech subjects:
Design of Analog and Mixed mode VLSI Circuit Design
Advanced Digital Systems Design
Advanced Digital Signal Processing
Advanced Computer Architecture
Handling the following Labs:
Advanced Digital Systems Design LAB
Advanced Digital Signal Processing LAB
Guiding M.Tech theses in VLSI and Embedded fields.
Conducting Summer Training on “VLSI Design & FPGA Implementation”.
Teaching ADSP and FPGA modules in Industrial Training on “Diploma in Embedded System Design”.
Academic Awards and Other Achievements
Recipient of GATE Scholarship during M.Tech.
Received Certificate of Appreciation for the excellent academic contribution at Chitkara University, Baddi in the year of 2010.
Certified faculty in VLSI Design from Synopsys University Program.
Second Topper in M.Tech (VLSI Design and Automation Techniques),
Topper at mandal level in 10th Class.
Contribution in Projects
Conceptualized, proposed and executed a core funded project on “CMOS Standard Cell Library Design at 180nm Technology”
Member in pan CDAC project on “India Microprocessor Design”
Conferences and Workshops
Organizing member for a Advanced Faculty Training Program on “VLSI Design and Embedded System”, at C_DAC, Mohali from 17th -29th June, 2013.
Organizing member for “A Workshop on Research Methodologies”, at C-DAC, Mohali from 20th to 21st September, 2013.
Selected Publications
Kanika Garg., V.Sulochana., “Low Power Design Analysis of PLL Components in Submicron Technology” Advances in Intelligent Systems and Computing, Vol. 178, 2013, pp 687-696, July 13-15, 2012.
Shikha Singh., V.Sulochana., “Reduction of Crosstalk Noise and Delay in VLSI Interconnects Using Schmitt Trigger as a Buffer and Wire Sizing” Advances in Intelligent Systems and Computing, Vol. 178, pp 677-686, July 13-15, 2012.
Simrandeep kaur, V.Sulochana Verma, “HDL Implementation of Data Compression: LZW Algorithm”, International Journal Of Advanced Technology & Engineering Research, Volume 2, Issue-2, March 2012,pp.115-120.
Ajay Kumar, V.Sulochana Verma “Simulative investigations of DDR2 (SDRAM) Model in HDL” , International Journal Of Advanced Technology & Engineering Research, Volume 2, Issue-2, March 2012,pp. 150-156.
Daman Narang., Vemu Sulochana., “Crosstalk Minimization for Coupled RLC Interconnects Using Bidirectional Buffer and Shield Insertion ” , International Journal of VLSI design & Communication Systems (VLSICS), Vol:4, Issue:3, pp. 31-42, June 2013.
Shwetambhri Kaushal., Vemu Sulochana., “Delay Minimization in Multi Level Balanced Interconnect Tree” , International Journal of Computer Application, Volume 72– No.11, May 2013 Pp: 7-11 , June 2013.
Anurag., Gurmohan Singh., Vemu Sulochana., “ Low Power Dual Edge Triggered Static D Flip-Flop” , International Journal Of Vlsi Design & Communication Systems (VLSICS), vol:4, issue:3, pp. 23-29, june 2013.
Gagandeep Singh, Gurmohan Singh, V. Sulochana, “High Performance Low Power Dual Edge – Triggered Static D Flip-Flop,” 4th IEEE Conference on Computing, Communication & Networking Technologies (ICCCNT-2013) at Vivekanandha College of Engineering for Women, Tiruchengode, 4th-6th July 2013.
Sidhant kukrety., Gurmohan Singh., Vemu Sulochana., “A Low Power 32 bit CMOS Rom Using a novel ATD Circuit”, International Journal of Electrical and Computer Engineering , Vol.3, Issue:4, pp 509-515, Aug-2013.
Shanky Goel, Vemu Sulochana., “Low Leakage Multi Threshold Level Shifter Design using Sleepy Keeper” , International Journal of Computer Application , Vol:72 no. 22 , Pp: 1 – 6 , june 2013.
Sunny Anand., Vemu Sulochana., “Design a Low Power ADC for Blood-Glucose Monitoring” , International Journal of Computer Application, Volume:72 Number 14 Pp: 29 – 33 May 2013
Kushwant Jain., Vemu Sulochana., “Design and Development of Smart Robot Car for Border Security” , International Journal of Computer Applications, vol. 76, issue 7, pp. 23-29, 2013.